Total No. of Questions—8]

[Total No. of Printed Pages—3

| Seat |  |
|------|--|
| No.  |  |

[5252]-135

## S.E. (Electronics & Telecommunication) (Semester-I)

## **EXAMINATION, 2017**

## DEGITAL ELECTRONICS

## **(2012 PATTERN)**

Time: Two Hours Maximum Marks: 50

- **N.B.** :— (i) Figures to the right indicate full marks.
  - (ii) Neat diagrams must be drawn wherever necessary.
  - (iii) Assume suitable data, if necessary.
- 1. (a) Define and explain:

[8]

- (i) Fan out
- (ii) Noise Margin
- (iii) Propagation Delay
- (iv) Power Dissipation
- (b) Write a short note on look ahead carry generator. [4] Or
- 2. (a) Explain with neat diagram interfacing of TTL gate driving CMOS gate and vice versa. [6]
  - (b) Design an even parity generator circuit for 4-bit input using multiplexer. [6]

P.T.O.

| <b>3.</b> (a  | a)         | Explain the difference between combinational and sequenti   | al         |
|---------------|------------|-------------------------------------------------------------|------------|
|               | ŕ          | 20                                                          | 4]         |
| /1            | 7 \        |                                                             |            |
| (/            | <i>b</i> ) | Design a sequence defector to detect the following sequence | ce         |
|               |            | using D flip-flop 110 [                                     | 8]         |
|               |            | Or                                                          |            |
| 4. (          | a)         | Explain:                                                    | 6]         |
| `             | ,          | (i) State Table                                             | -          |
|               |            |                                                             |            |
|               |            | (ii) State Diagram                                          |            |
|               |            | (iii) State Assignment.                                     |            |
| (1            | <i>b</i> ) | Convert JK FF to T FF.                                      | 6]         |
|               |            |                                                             |            |
| <b>5.</b> (a  | ~ )        | Explain the difference between CDID and EDCA                | <b>6</b> 1 |
|               | <i>a</i> ) |                                                             | 6]         |
| (1            | b)         | Implement the following functions using PLA:                | 7]         |
|               |            | $F_1(A, B, C) = \Sigma m(2, 3, 7)$                          |            |
|               |            | $F_2(A, B, C) = \Sigma m(3, 4, 6)$                          |            |
|               |            | Or                                                          |            |
| <b>6.</b> (a) | a)         | Design a BCD to excess 3 code converter and implement       | it         |
| <b>U.</b> ((  | u)         |                                                             |            |
|               |            | using PAL                                                   | 8]         |
| (1            | <i>b</i> ) | Explain difference between PLA and PAL. [                   | 5]         |
|               |            |                                                             |            |
| <b>7.</b> (a  | a)         | Explain the defference between concurrent statement ar      | ıd         |
|               | /          |                                                             |            |
|               |            | <u></u>                                                     | 6]         |
| (1            | b)         | Write the VHDL code for 4-bit ripple up-counter.            | 7]         |
| [5252]-3      | 135        | <b>2</b>                                                    |            |

Or

| 8. | (a) | Explain t | the following | statements | used in | VHDL | with | suitable |
|----|-----|-----------|---------------|------------|---------|------|------|----------|
|    |     | examples  |               | 3)         |         |      |      | [8]      |

- (i) Entity
- (ii) Architecture
- (iii) Process
- (iv) IF
- (b) Write the VHDL code for D flip-flop using asynchronous reset input. [5]

[5252]-135